

# Si8920

## **ISOLATED AMPLIFIER FOR CURRENT SHUNT MEASUREMENT**

#### Features

- Low voltage differential input
   ±100 mV and ±200 mV options
- Low signal delay: 0.75 µs
- Input offset: 0.2 mV
- Gain error: <0.5%</li>
- Excellent drift specifications
  - 1 µV/°C offset drift
  - 60 ppm/°C gain drift
- Nonlinearity: 0.1% full-scale

#### Applications

- Industrial, HEV and renewable energy inverters
- AC, Brushless, and DC motor controls and drives

#### **Safety Approvals**

- UL 1577 recognized
  - Up to 5000 Vrms for 1 minute
- CSA component notice 5A approval

- Low noise: 0.10 mVrms over 100 kHz bandwidth
- High common-mode transient immunity: 75 kV/µs
- Compact packages
  - 16-pin wide body SOIC
  - 8-pin surface mount DIP
- –40 to 125 °C
- AEC-Q100
- Variable speed motor control in consumer white goods
- Isolated switch mode and UPS power supplies
- VDE certification conformity
  - VDE0884 Part 10 (basic/reinforced insulation)
- CQC certification approval
  - GB4943.1

#### Description

The Si8920 is a galvanically isolated analog amplifier. The low-voltage differential input is ideal for measuring voltage across a current shunt resistor or for any place where a sensor must be isolated from the control system. The output is a differential analog signal amplified by either 8.1x or 16.2x.

The very low signal delay of the Si8920 allows control systems to respond quickly to fault conditions or changes in load. Low offset and gain drift ensure that accuracy is maintained over the entire operating temperature range. Exceptionally high common-mode transient immunity means that the Si8920 delivers accurate measurements even in the presence of highpower switching as is found in motor drive systems and inverters.

The Si8920 isolated amplifier utilizes Silicon Labs' proprietary isolation technology. It supports up to 5.0 kVrms withstand voltage per UL1577. This technology enables higher performance, reduced variation with temperature and age, tighter part-to-part matching, and longer lifetimes compared to other isolation technologies.





#### Patents pending



## TABLE OF CONTENTS

## Section

## <u>Page</u>

| 1. Functional Block Diagram                | Ļ |
|--------------------------------------------|---|
| 2. Electrical Specifications               |   |
| 2.1. Regulatory Information                |   |
| 3. Typical Operating Characteristics       |   |
| 4. Functional Description                  |   |
| 5. Current Sense Application               |   |
| 6. Pin Descriptions                        |   |
| 7. Ordering Guide                          |   |
| 8. Package Outline: DIP8                   |   |
| 9. Land Pattern: DIP8                      |   |
| 10. Package Outline: 16-Pin Wide Body SOIC |   |
| 11. Land Pattern: 16-Pin Wide Body SOIC    |   |
| 12. Top Markings                           |   |
| 12.1. Si8920 Top Marking (DIP8)            |   |
| 12.2. Top Marking Explanation (DIP8)       |   |
| 12.3. Si8920 Top Marking (SOIC-16)         |   |
| 12.4. Top Marking Explanation              |   |
| Document Change List                       |   |
| Contact Information                        |   |



## 1. Functional Block Diagram



Figure 1. Si8920 Block Diagram



## 2. Electrical Specifications

Table 1. Electrical Specifications  $V_{DDA}$ ,  $V_{DDB}$  = 5 V,  $T_A$  = -40 to +125 °C; typical specs at 25 °C

| Parameter                        |            | Symbol             | Test Condition                              | Min  | Тур  | Max  | Units  |
|----------------------------------|------------|--------------------|---------------------------------------------|------|------|------|--------|
| Input Side Supply Voltage        |            | VDDA               |                                             | 3.0  |      | 5.5  | V      |
| Input Supply Current             |            | IVDDA              | V <sub>AIP</sub> = V <sub>AIN</sub> @ 3.3 V | 3.2  | 4.2  | 5.5  | mA     |
| Output Side Supply V             | /oltage    | VDDB               |                                             | 3.0  |      | 5.5  | V      |
| Output Supply Currer             | nt         | IVDDB              | V <sub>AIP</sub> = V <sub>AIN</sub> @ 3.3 V | 2.3  | 3.2  | 4.1  | mA     |
| VDD Undervoltage T               | hreshold   | VDDUV+             | VDDA, VDDB rising                           |      | 2.7  |      | V      |
| VDD Undervoltage T               | hreshold   | VDDUV-             | VDDA, VDDB falling                          |      | 2.6  |      | V      |
| VDD Undervoltage H               | ysteresis  | VDD <sub>HYS</sub> |                                             |      | 100  |      | mV     |
| Amplifier Bandwidth              |            |                    |                                             |      | 750  |      | kHz    |
| Amplifier Input                  |            |                    |                                             | 1    |      |      |        |
| Specified Full Scale             | Si8920A    | VAIP – VAIN        |                                             | -100 |      | 100  | mV     |
| Input Amplitude                  | Si8920B    |                    |                                             | -200 |      | 200  | mV     |
| Maximum Input Volt-              | Si8920A    | VAIP – VAIN        |                                             |      | ±125 |      | mV     |
| age Before Clipping              | Si8920B    |                    |                                             |      | ±250 |      | mV     |
| Common-Mode Oper<br>Range        | ating      | VCM                |                                             | -0.2 |      | 1    | V      |
| Input Referred Offset            |            | VOS                |                                             |      | 0.2  | 1.5  | mV     |
| Input Offset Drift               |            | VOS <sub>T</sub>   |                                             |      | 1.0  |      | µV/°C  |
| Differential Input               | Si8920A    | RIN                |                                             |      | 20   |      | kΩ     |
| impedance                        | Si8920B    |                    |                                             |      | 37.2 |      | kΩ     |
| Differential Input Impo<br>Drift | edance     | RIN <sub>T</sub>   |                                             |      | 850  |      | ppm/°C |
| Amplifier Output                 |            |                    |                                             |      |      |      |        |
| Full-scale Output                |            | VAOP – VAON        |                                             | 1.58 | 1.62 | 1.65 | Vpk    |
| Gain                             | Si8920A    |                    |                                             |      | 16.2 |      |        |
|                                  | Si8920B    |                    |                                             |      | 8.1  |      |        |
| Gain Error                       |            |                    | T <sub>A</sub> = 25 °C                      | -0.5 |      | 0.5  | %      |
| Gain Error Drift                 |            |                    |                                             |      | 60   |      | ppm/°C |
| Output Common Moc                | le Voltage | (VAOP + VAON)/2    |                                             | 1.02 | 1.1  | 1.17 | V      |
| Output Noise                     | Si8920A    |                    | 100 kHz bandwidth                           |      | 0.14 | 0.28 | mVrms  |
|                                  | Si8920B    |                    | 100 kHz bandwidth                           |      | 0.10 | 0.20 | mVrms  |
| Nonlinearity                     | Si8920A    |                    |                                             |      | 0.15 | 0.50 | %      |
|                                  | Si8920B    |                    |                                             |      | 0.10 | 0.30 | %      |
| Output Resistive Loa             | d          | RLOAD              |                                             | 5    |      |      | kΩ     |
| Output Capacitive Lo             | ad         | CLOAD              |                                             |      |      | 100  | pF     |



#### Table 1. Electrical Specifications (Continued)

 $V_{DDA}$ ,  $V_{DDB} = 5$  V,  $T_A = -40$  to +125 °C; typical specs at 25 °C

| Symbol | Test Condition                    | Min                                                                                                                                     | Тур                                                                                                                                                | Max                                                                                                                                                                               | Units                                                                                                                                                                             |
|--------|-----------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|        | ·                                 |                                                                                                                                         |                                                                                                                                                    |                                                                                                                                                                                   | •                                                                                                                                                                                 |
| tPD    | 50% to 50%<br>50% to 99%          |                                                                                                                                         | 0.75<br>1.85                                                                                                                                       |                                                                                                                                                                                   | μs                                                                                                                                                                                |
| tR     | 10% to 90%                        |                                                                                                                                         | 0.42                                                                                                                                               |                                                                                                                                                                                   | μs                                                                                                                                                                                |
| CMTI   | AIP = AIN = AGND,<br>VCM = 1500 V | 50                                                                                                                                      | 75                                                                                                                                                 |                                                                                                                                                                                   | kV/µs                                                                                                                                                                             |
|        | tPD<br>tR                         | tPD         50% to 50%           50% to 99%         50% to 90%           tR         10% to 90%           CMTI         AIP = AIN = AGND, | tPD         50% to 50%           50% to 99%         50% to 90%           tR         10% to 90%           CMTI         AIP = AIN = AGND,         50 | tPD         50% to 50%         0.75           50% to 99%         1.85           tR         10% to 90%         0.42           CMTI         AIP = AIN = AGND,         50         75 | tPD         50% to 50%         0.75           50% to 99%         1.85           tR         10% to 90%         0.42           CMTI         AIP = AIN = AGND,         50         75 |



Figure 2. Common Mode Transient Immunity Characterization Circuit



#### 2.1. Regulatory Information

#### Table 2. Regulatory Information<sup>1,2</sup>

#### CSA

The Si8920 is certified under CSA Component Acceptance Notice 5A. For more details, see File 232873.

60950-1: Up to 600  $V_{RMS}$  reinforced insulation working voltage; up to 1000  $V_{RMS}$  basic insulation working voltage.

VDE

The Si8920 is certified according to VDE 0884-10. For more details, see File 5006301-4880-0001.

VDE 0884-10: Up to 1200 V<sub>peak</sub> for reinforced insulation working voltage.

UL

The Si8920 is certified under UL1577 component recognition program. For more details, see File E257455.

Rated up to 5000 V<sub>RMS</sub> isolation voltage for basic protection.

#### CQC

The Si8920 is certified under GB4943.1-2011.

Rated up to 600  $V_{RMS}$  reinforced insulation working voltage; up to 1000  $V_{RMS}$  basic insulation working voltage.

Notes:

- 1. Regulatory Certifications apply to 5 kV<sub>RMS</sub> rated devices which are production tested to 6.0 kVRMS for 1 sec.
- 2. Regulatory Certifications apply to 3.75 kV<sub>RMS</sub> rated devices which are production tested to 4.5 kVRMS for 1 sec.



| Parameter                                     | Symbol          | Test Condition | Value            |                  | Unit |
|-----------------------------------------------|-----------------|----------------|------------------|------------------|------|
|                                               |                 |                | GW DIP-8         | WB SOIC-16       |      |
| Nominal Air Gap (Clearance)                   | L(IO1)          |                | 7.2              | 8.0 <sup>1</sup> | mm   |
| Nominal External Tracking<br>(Creepage)       | L(IO2)          |                | 7.0              | 8.0 <sup>1</sup> | mm   |
| Minimum Internal Gap<br>(Internal Clearance)  |                 |                | 0.016            | 0.016            | mm   |
| Tracking Resistance<br>(Proof Tracking Index) | PTI             | IEC60112       | 600              | 600              | V    |
| Erosion Depth                                 | ED              |                | 0.031            | 0.019            | mm   |
| Resistance (Input-Output) <sup>2</sup>        | R <sub>IO</sub> |                | 10 <sup>12</sup> | 10 <sup>12</sup> | Ω    |
| Capacitance (Input-Output) <sup>2</sup>       | C <sub>IO</sub> | f = 1 MHz      | 1                | 1                | pF   |

#### Table 3. Insulation and Safety-Related Specifications

#### Notes:

1. The values in this table correspond to the nominal creepage and clearance values. VDE certifies the clearance and creepage limits as 8.5 mm minimum for the WB SOIC-16 package. UL does not impose a clearance and creepage minimum for component-level certifications. CSA certifies the clearance and creepage limits as 7.6 mm minimum for the WB SOIC-16 package.

To determine resistance and capacitance, the Si8920 is converted into a 2-terminal device. Pins 1–8 (1–4 DIP8) are shorted together to form the first terminal, and pins 9–16 (5–8 DIP8) are shorted together to form the second terminal. The parameters are then measured between these two terminals.

#### Table 4. IEC 60664-1 (VDE 0884) Ratings

| Parameter                      | Test Conditions                                  | Specif   | fication   |
|--------------------------------|--------------------------------------------------|----------|------------|
|                                |                                                  | GW DIP-8 | WB SOIC-16 |
| Basic Isolation Group          | Material Group                                   | l        | I          |
| Installation<br>Classification | Rated Mains Voltages $\leq$ 150 V <sub>RMS</sub> | I-IV     | I-IV       |
|                                | Rated Mains Voltages $\leq$ 300 V <sub>RMS</sub> | I-IV     | I-IV       |
|                                | Rated Mains Voltages $\leq$ 450 V <sub>RMS</sub> | 1-111    | 1-111      |
|                                | Rated Mains Voltages $\leq 600 \text{ V}_{RMS}$  | 1-111    | I-III      |



Table 5. VDE 0884-10 Insulation Characteristics\*

| Parameter                                                   | Symbol            | Test Condition                                                                                                                                                                     | Characteristic   |                  | Unit   |
|-------------------------------------------------------------|-------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------|------------------|--------|
|                                                             |                   |                                                                                                                                                                                    | GW DIP-8         | WB SOIC-16       |        |
| Maximum Working<br>Insulation Voltage                       | V <sub>IORM</sub> |                                                                                                                                                                                    | 891              | 1200             | V peak |
| Input to Output Test<br>Voltage                             | V <sub>PR</sub>   | $\begin{array}{c} \mbox{Method b1} \\ (V_{IORM} \ x \ 1.875 = V_{PR}, \ 100\% \\ \mbox{Production Test, } t_m = 1 \ \text{sec,} \\ \mbox{Partial Discharge} < 5 \ pC) \end{array}$ | 1671             | 2250             | V peak |
| Transient Overvoltage                                       | V <sub>IOTM</sub> | t = 60 sec                                                                                                                                                                         | 6000             | 8000             | V peak |
| Pollution Degree<br>(DIN VDE 0110, Table 1)                 |                   |                                                                                                                                                                                    | 2                | 2                |        |
| Insulation Resistance at $T_S$ ,<br>V <sub>IO</sub> = 500 V | R <sub>S</sub>    |                                                                                                                                                                                    | >10 <sup>9</sup> | >10 <sup>9</sup> | Ω      |
|                                                             |                   | electrical isolation only within the sa<br>The Si8920 provides a climate class                                                                                                     | •                |                  | safety |

#### Table 6. Absolute Maximum Ratings\*

| Parameter                                                                                                   | Symbol           | Min  | Max               | Unit             |
|-------------------------------------------------------------------------------------------------------------|------------------|------|-------------------|------------------|
| Storage Temperature                                                                                         | T <sub>STG</sub> | -65  | 150               | °C               |
| Ambient Temperature Under Bias                                                                              | T <sub>A</sub>   | -40  | 125               | °C               |
| Junction Temperature                                                                                        | TJ               | _    | 150               | °C               |
| Supply Voltage                                                                                              | VDDA, VDDB       | -0.5 | 6.0               | V                |
| Input Voltage respect to GNDA                                                                               | VAIP, VAIN       | -0.5 | VDD <i>x</i> +0.5 | V                |
| Output Sink or Source Current                                                                               | I <sub>O</sub>   | _    | 5                 | mA               |
| Total Power Dissipation                                                                                     | PT               | _    | 212               | mW               |
| Lead Solder Termperature (10 s)                                                                             |                  |      | 260               | °C               |
| Human Body Model ESD Rating                                                                                 |                  | 4000 | —                 | V                |
| Capacitive Discharge Model ESD Rating PDIP                                                                  |                  | 2000 | _                 | V                |
| Capacitive Discharge Model ESD Rating SOIC                                                                  |                  | 2000 | _                 | V                |
| Maximum Isolation (Input to Output) (1 s) PDIP                                                              |                  | _    | 6500              | V <sub>RMS</sub> |
| Maximum Isolation (Input to Output) (1 s) SOIC                                                              |                  | _    | 6500              | V <sub>RMS</sub> |
| *Note: Permanent device damage may occur if the abso restricted to conditions as specified in the operation |                  | -    | d. Functional ope | ration should be |



## 3. Typical Operating Characteristics



Figure 3. Amplifier Bandwidth



Figure 5. IDDB vs. Temperature



Figure 7. CMRR vs. Frequency



Figure 9. Step Response Low to High



Figure 4. Gain Error vs. Temperature



Figure 6. IDDA vs. Temperature



Figure 8. Step Response High to Low







## 4. Functional Description

The input to the Si8920 is tuned for low-voltage, differential signals. This is ideal for connection to low resistance current shunt measurement resistors. The Si8920A has a full scale input of  $\pm 100$  mV, and the Si8920B has a full scale input of  $\pm 200$  mV. In both cases, the internal gain is set so that the full scale output is 1.6 V.

The Si8920 modulates the analog signal in a unique way for transmission across the semiconductor based isolation barrier. The input signal is first converted to a pulse-width modulated digital signal. For transmission across the isolation barrier, the signal is further modulated with a high frequency carrier. On the other side of the isolation barrier, the signal is demodulated and the carrier portion is removed. The resulting PWM signal is then used to faithfully reproduce the analog signal. This solution provides exceptional signal bandwidth and accuracy.



## 5. Current Sense Application





In the driver circuit presented in Figure 11, the Si8920 is used to amplify the voltage across the sense resistor, RSENSE, and transmit the analog signal to the low voltage domain across an isolation barrier. Isolation is needed as the voltage of RSENSE with respect to ground will swing between 0 V and the high voltage rail connected to the drain of Q1.

The load in this application can be a motor winding or a similar inductive winding. In a three phase motor drive application, this circuit would be repeated three times, one for each phase. RSENSE should be a small resistor value to reduce power loss. However, too low a resistance will reduce the signal-to-noise of the measurement. Si8920 offers two specified full scale input options,  $\pm 100 \text{ mV}$  (Si8920A) and  $\pm 200 \text{ mV}$  (Si8920B) for optimizing the value of RSENSE.

AIP and AIN connections to the RSENSE resistor should be made as close as possible to each end of the RSENSE resistor as trace resistance will add error to the measurement. The input to the Si8920 is differential, and the PCB traces back to the input pins should run in parallel. This ensures that any large noise transients that occur on the high voltage side are coupled equally to the AIP and AIN pins and will be rejected by the Si8920 as a common-mode signal.



The amplifier bandwidth of the Si8920 is approximately 750 kHz. If further input filtering is required, a passive, differential RC low pass filter can be placed between RSENSE and the inputs pins. Values of R1 = R2 = 20  $\Omega$  and C1 = 10 nF, as shown in Figure 9, provides a cutoff at approximately 400 kHz. For best gain error, R1 and R2 should always be less than 33  $\Omega$  to keep the source impedance sufficiently low compared to the Si8920 input impedance.

The common mode voltage of AIN and AIP must be greater than -0.2 V but less than 1 V with respect to GNDA. To meet this requirement, connect GNDA of the Si8920 to one side RSENSE resistor. In this example GNDA, RSENSE, the source of Q1 and drain of Q2 are connected together. The ground of the gate driver, Silicon Labs' Si8234 in this circuit, is also commonly connected to the same node.

The Q1 gate driver has a floating supply, 24 V in this example. Since the input and output of the Si8920 are galvanically isolated from each other, separate power supplies are necessary on each side. Q3, R3, C3, and D1 make a regulator circuit for powering the input side of the Si8920 from this floating supply. D1 establishes a voltage of 5.6 V at the base of Q3. R3 is selected to provide a zener current of 10 mA for D1. C3 provides filtering at the base of Q3 and the emitter output of Q3 provides approximately 5 V to VDDA. C2 is a bypass capacitor for the supply and should be placed at the VDDA pin with its return trace connecting to the GNDA connection at RSENSE.

C4, the local bypass capacitor for the B-side of Si8920, should be placed closed to VDDB supply pin with its return close to GNDB. The output signal at AOP and AON is differential with a nominal gain of 8.1 (Si8920B) or 16.2 (Si8920A) and common mode of 1.1 V. The outputs are sampled by a differential input ADC. Depending on the sample rate of the ADC, an anti-aliasing filter may be required. R4, C6, and R5 make a simple anti-aliasing filter from passive components. The characteristics of this filter will be dictated by the input topology and sampling frequency of the ADC. However, to ensure the Si8920 outputs are not overloaded, R4 = R5  $\ge$  5 k $\Omega$ , and C6 can be calculated by the following equation:

$$C6 = \frac{1}{2 \times \pi \times (R4 + R5) \times f_{3dB}}$$



## 6. Pin Descriptions



#### Figure 12. Si8920 Pin Configurations

| Name | WB SOIC-16<br>Pin #                                                                                                                           | GW DIP-8<br>Pin # | Description             |  |  |  |  |
|------|-----------------------------------------------------------------------------------------------------------------------------------------------|-------------------|-------------------------|--|--|--|--|
| VDDA | 1                                                                                                                                             | 1                 | Input side power supply |  |  |  |  |
| AIP  | 2                                                                                                                                             | 2                 | Analog input high       |  |  |  |  |
| AIN  | 3                                                                                                                                             | 3                 | Analog input low        |  |  |  |  |
| GNDA | 4, 8                                                                                                                                          | 4                 | Input side ground       |  |  |  |  |
| GNDB | 9, 16                                                                                                                                         | 5                 | Output side ground      |  |  |  |  |
| AON  | 11                                                                                                                                            | 6                 | Analog output low       |  |  |  |  |
| AOP  | 13                                                                                                                                            | 7                 | Analog output high      |  |  |  |  |
| VDDB | 14                                                                                                                                            | 8                 | Output power supply     |  |  |  |  |
| NC   | 5, 6, 7, 10, 12, 15                                                                                                                           | —                 | No Connect              |  |  |  |  |
|      | *Note: No Connect. These pins are not internally connected. To maximize CMTI performance, these pins should be connected to the ground plane. |                   |                         |  |  |  |  |



## 7. Ordering Guide

|                                   | Ordering Options      |                  |                 |  |
|-----------------------------------|-----------------------|------------------|-----------------|--|
| New Ordering Part<br>Number (OPN) | Specified Input Range | Isolation Rating | Package Type    |  |
| Si8920AC-IP                       | ±100 mV               | 3.75 kVrms       | Gull-wing DIP-8 |  |
| Si8920BC-IP                       | ±200 mV               | 3.75 kVrms       | Gull-wing DIP-8 |  |
| Si8920AD-IS                       | ±100 mV               | 5.0 kVrms        | WB SOIC-16      |  |
| Si8920BD-IS                       | ±200 mV               | 5.0 kVrms        | WB SOIC-16      |  |

## Table 8. Si8920 Ordering Guide<sup>1,2,3</sup>

Notes:

**1.** All packages are RoHS-compliant.

"Si" and "SI" are used interchangeably.
 AEC-Q100 qualified.



## 8. Package Outline: DIP8

Figure 13 illustrates the package details for the Si8920 in a DIP8 package. Table 9 lists the values for the dimensions shown in the illustration.



Figure 13. DIP8 Package

| Dimension | Min                                                        | Max  |
|-----------|------------------------------------------------------------|------|
| А         | —                                                          | 4.19 |
| A1        | 0.55                                                       | 0.75 |
| A2        | 3.17                                                       | 3.43 |
| b         | 0.35                                                       | 0.55 |
| b2        | 1.14                                                       | 1.78 |
| b3        | 0.76                                                       | 1.14 |
| С         | 0.20                                                       | 0.33 |
| D         | 9.40                                                       | 9.90 |
| Е         | 7.37                                                       | 7.87 |
| E1        | 6.10                                                       | 6.60 |
| E2        | 9.40                                                       | 9.90 |
| е         | 2.54                                                       | BSC. |
| L         | 0.38                                                       | 0.89 |
| aaa       | _                                                          | 0.25 |
|           | /n are in millimeters (mm) u<br>olerancing per ANSI Y14.5I |      |

**Table 9. DIP8 Package Diagram Dimensions** 



## 9. Land Pattern: DIP8

Figure 14 illustrates the recommended land pattern details for the Si8920 in a DIP8 package. Table 10 lists the values for the dimensions shown in the illustration.



#### Figure 14. DIP8 Land Pattern

#### Table 10. DIP8 Land Pattern Dimensions\*

| Dimension                            | Min                 | Max               |  |
|--------------------------------------|---------------------|-------------------|--|
| С                                    | 8.85                | 8.90              |  |
| E                                    | 2.54 BSC            |                   |  |
| Х                                    | 0.60                | 0.65              |  |
| Y                                    | 1.65                | 1.70              |  |
| *Note: This Land Pattern Design is b | based on the IPC-73 | 51 specification. |  |



## 10. Package Outline: 16-Pin Wide Body SOIC

Figure 15 illustrates the package details for the Si8920 in a 16-Pin Wide Body SOIC. Table 11 lists the values for the dimensions shown in the illustration.



Figure 15. 16-Pin Wide Body SOIC



|        | Millimeters |      |
|--------|-------------|------|
| Symbol | Min         | Max  |
| A      | —           | 2.65 |
| A1     | 0.10        | 0.30 |
| A2     | 2.05        | _    |
| b      | 0.31        | 0.51 |
| С      | 0.20        | 0.33 |
| D      | 10.30 BSC   |      |
| E      | 10.30 BSC   |      |
| E1     | 7.50 BSC    |      |
| е      | 1.27 BSC    |      |
| L      | 0.40        | 1.27 |
| h      | 0.25        | 0.75 |
| θ      | 0°          | 8°   |
| ааа    | —           | 0.10 |
| bbb    | —           | 0.33 |
| CCC    | —           | 0.10 |
| ddd    | —           | 0.25 |
| eee    | —           | 0.10 |
| fff    |             | 0.20 |

#### Table 11. Package Diagram Dimensions

1. All dimensions shown are in millimeters (mm) unless otherwise noted.

- 2. Dimensioning and Tolerancing per ANSI Y14.5M-1994.
- 3. This drawing conforms to JEDEC Outline MS-013, Variation AA.
- 4. Recommended reflow profile per JEDEC J-STD-020C specification for small body, lead-free components.



## 11. Land Pattern: 16-Pin Wide Body SOIC

Figure 16 illustrates the recommended land pattern details for the Si8920 in a 16-pin wide-body SOIC. Table 12 lists the values for the dimensions shown in the illustration.



#### Figure 16. 16-Pin SOIC Land Pattern

#### Table 12. 16-Pin Wide Body SOIC Land Pattern Dimensions

| Dimension                                                                                                                                                                                                                                                                                            | Feature            | (mm) |  |  |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------|------|--|--|
| C1                                                                                                                                                                                                                                                                                                   | Pad Column Spacing | 9.40 |  |  |
| E                                                                                                                                                                                                                                                                                                    | Pad Row Pitch      | 1.27 |  |  |
| X1                                                                                                                                                                                                                                                                                                   | Pad Width          | 0.60 |  |  |
| Y1                                                                                                                                                                                                                                                                                                   | Pad Length         | 1.90 |  |  |
| <ul> <li>Notes:</li> <li>1. This Land Pattern Design is based on IPC-7351 pattern SOIC127P1032X265-16AN for Density Level B (Median Land Protrusion).</li> <li>2. All feature sizes shown are at Maximum Material Condition (MMC) and a card fabrication tolerance of 0.05 mm is assumed.</li> </ul> |                    |      |  |  |



## 12. Top Markings

## 12.1. Si8920 Top Marking (DIP8)



## 12.2. Top Marking Explanation (DIP8)

| Line 1 Marking: | Customer Part Number                          | Si8920 = Isolator Amplifier Series<br>S = Input Range:<br>$A = \pm 100 \text{ mV}$<br>$B = \pm 200 \text{ mV}$<br>V = Insulation rating<br>C = 3.75  kV<br>D = 5.0  ,kV |
|-----------------|-----------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Line 2 Marking: | YY = Year<br>WW = Work Week                   | Assigned by the Assembly House. Corresponds to the year and work week of the mold date.                                                                                 |
|                 | RTTTTT = Mfg Code                             | Manufacturing Code from the Assembly Purchase<br>Order form.<br>"R" indicates revision.                                                                                 |
| Line 3 Marking: | Circle = 51 mils Diameter<br>Center-Justified | "e4" Pb-Free Symbol                                                                                                                                                     |
|                 | Country of Origin<br>(Iso-Code Abbreviation)  | CC                                                                                                                                                                      |



#### 12.3. Si8920 Top Marking (SOIC-16)



### 12.4. Top Marking Explanation

| Line 1 Marking: | Customer Part Number                        | Si8920 = Isolator Amplifier Series<br>S = Input Range:<br>$A = \pm 100 \text{ mV}$<br>$B = \pm 200 \text{ mV}$<br>V = Insulation rating<br>C = 3.75  kV<br>D = 5.0  ,kV |
|-----------------|---------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Line 2 Marking: | YY = Year<br>WW = Work Week                 | Assigned by the Assembly House. Corresponds to the year and work week of the mold date.                                                                                 |
|                 | RTTTTT = Mfg Code                           | Manufacturing Code from the Assembly Purchase<br>Order form.<br>"R" indicates revision.                                                                                 |
| Line 3 Marking: | Circle = 43 mils Diameter<br>Left-Justified | "e4" Pb-Free Symbol                                                                                                                                                     |



## **DOCUMENT CHANGE LIST**

## Revision 0.6 to Revision 0.7

• Updated Figure 13, "DIP8 Package," on page 16.





#### Disclaimer

Silicon Labs intends to provide customers with the latest, accurate, and in-depth documentation of all peripherals and modules available for system and software implementers using or intending to use the Silicon Labs products. Characterization data, available modules and peripherals, memory sizes and memory addresses refer to each specific device, and "Typical" parameters provided can and do vary in different applications. Application examples described herein are for illustrative purposes only. Silicon Labs reserves the right to make changes without further notice and limitation to product information, specifications, and descriptions herein, and does not give warranties as to the accuracy or completeness of the included information. Silicon Labs shall have no liability for the consequences of use of the information supplied herein. This document does not imply or express copyright licenses granted hereunder to design or fabricate any integrated circuits. The products are not designed or authorized to be used within any Life Support System" is any product or system intended to support or sustain life and/or health, which, if it fails, can be reasonably expected to result in significant personal injury or death. Silicon Labs products are not designed or authorized for military applications. Silicon Labs products shall under no circumstances be used in weapons of mass destruction including (but not limited to) nuclear, biological or chemical weapons, or missiles capable of delivering such weapons.

#### **Trademark Information**

Silicon Laboratories Inc.®, Silicon Laboratories®, Silicon Labs®, SiLabs® and the Silicon Labs logo®, Bluegiga®, Bluegiga®, Bluegiga®, Clockbuilder®, CMEMS®, DSPLL®, EFM®, EFM32®, EFR, Ember®, Energy Micro, Energy Micro logo and combinations thereof, "the world's most energy friendly microcontrollers", Ember®, EZLink®, EZRadio®, EZRadioPRO®, Gecko®, ISOmodem®, Precision32®, ProSLIC®, Simplicity Studio®, SiPHY®, Telegesis, the Telegesis Logo®, USBXpress® and others are trademarks or registered trademarks of Silicon Labs. ARM, CORTEX, Cortex-M3 and THUMB are trademarks or registered trademarks of ARM Holdings. Keil is a registered trademark of ARM Limited. All other products or brand names mentioned herein are trademarks of their respective holders.



Silicon Laboratories Inc. 400 West Cesar Chavez Austin, TX 78701 USA

#### http://www.silabs.com